# SLA7042M AND **SLA7044M**

## MICROSTEPPING, UNIPOLAR PWM, HIGH-CURRENT MOTOR CONTROLLER/DRIVER



#### ABSOLUTE MAXIMUM RATINGS at T. = +25°C

| A                                                               |
|-----------------------------------------------------------------|
| Load Supply Voltage, $V_{BB} \ldots \ldots \ldots$ 46 V         |
| FET Output Voltage, V <sub>DS</sub> 100 V                       |
| Control Supply Voltage, V <sub>DD</sub> 7.0 V                   |
| Peak Output Current,                                            |
| $I_{OUTM} (t_w \le 10 \ \mu s) \dots \dots \dots \dots 5.0 \ A$ |
| Continuous Output Current, I <sub>OUT</sub>                     |
| SLA7042M 1.5 A                                                  |
| SLA7044M 3.0 A                                                  |
| Input Voltage Range,                                            |
| $V_{\rm IN}$                                                    |
| Reference Voltage, $V_{REF}$ $V_{DD}$                           |
| Package Power Dissipation, ${\rm P}_{\rm D}$ . See Graph        |
| Junction Temperature, $T_J $ +150°C                             |
| Operating Temperature Range,                                    |
| T <sub>A</sub> <b>-20°C to +85°C</b>                            |
| Storage Temperature Range,                                      |
| T <sub>stg</sub>                                                |

The SLA7042M and SLA7044M are designed for high-efficiency and high-performance microstepping operation of 2-phase, unipolar stepper motors. Microstepping provides improved resolution without limiting step rates, and provides much smoother low-speed motor operation. An automated, innovative packaging technology combined with power NMOS FETs and monolithic CMOS logic/control circuitry advances power multi-chip modules (PMCMs™) toward the complete integration of motion control. Each half of these stepper motor controller/drivers operate independently. The 4-bit shift registers are serially loaded with motor phase information and output current-ratio data (eight levels). The combination of user-selectable current-sensing resistor, linearly adjustable reference voltage, and digitally selected output current ratio provides users with a broad, variable range of of full, half, and microstepping motor control ( $I_{OUT} \approx [V_{REF}/3 \bullet R_{s}] \bullet$  Current Ratio).

Each PMCM is rated for a maximum motor supply voltage of 46 V and utilizes advanced NMOS FETs for the high-current, high-voltage driver outputs. The avalanche-rated (≥100 V) FETs provide excellent ON resistance, improved body diodes, and very-fast switching. The multi-chip ratings and performance afford significant benefits and advantages for stepper drives when compared to the higher dissipation and slower switching speeds associated with bipolar transistors. Highly automated manufacturing techniques provide low-cost and exceptionally reliable PMCMs suitable for controlling and directly driving a broad range of 2-phase, unipolar stepper motors. The SLA7042M and SLA7044M are identical except for r<sub>DS(on)</sub> and output current ratings.

Complete applications information is given on the following pages. PWM current is regulated by appropriately choosing current-sensing resistors, a voltage reference, and digitally programmable current ratio. Inputs are compatible with 5 V logic and microprocessors.

### BENEFITS AND FEATURES

- Cost-Effective, Multi-Chip Solution
- 'Turn-Key' Motion-Control Module
- Motor Operation to 3 A and 46 V
- 3<sup>rd</sup> Generation High-Voltage FETs
- 100 V, Avalanche-Rated NMOS
- Low r<sub>DS(on)</sub> NMOS Outputs Advanced, Improved Body Diodes
- Microstepping Unipolar Drive
- High-Efficiency, High-Speed PWM
- Independent PWM Current Control (2-Phase)
- **Digitally Programmable PWM Current Control**
- Low Component-Count PWM Drive
- Low Internal-Power Dissipation
- Electrically Isolated Power Tab
- Logic IC- and µP-Compatible Inputs
- Machine-Insertable Package

Always order by complete part number: SLA7042M .





FUNCTIONAL BLOCK DIAGRAM



Note that channels A and B are electrically isolated.

ALLOWABLE PACKAGE POWER DISSIPATION





115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000 Copyright © 1995, 1998 Allegro MicroSystems, Inc.



## DC ELECTRICAL CHARACTERISTICS at $T_A = +25^{\circ}C$ , $V_{DD} = 5$ V unless otherwise noted.

|                               |                     |                                                              | Limits              |      |       |       |
|-------------------------------|---------------------|--------------------------------------------------------------|---------------------|------|-------|-------|
| Characteristic                | Symbol              | Test Conditions                                              | Min                 | Тур  | Мах   | Units |
| FET Leakage Current           | I <sub>DSS</sub>    | V <sub>DS</sub> = 100 V                                      | —                   | _    | 4.0   | mA    |
| FET ON Voltage                | V <sub>DS(ON)</sub> | SLA7042M, I <sub>OUT</sub> = 1.2 A                           | _                   | _    | 800   | mV    |
|                               |                     | SLA7044M, I <sub>OUT</sub> = 3 A                             | —                   |      | 855   | mV    |
| FET ON Resistance             | r <sub>DS(on)</sub> | SLA7042M, I <sub>OUT</sub> = 1.2 A                           | _                   | _    | 0.67  | Ω     |
|                               |                     | SLA7044M, I <sub>OUT</sub> = 3 A                             | _                   |      | 0.285 | Ω     |
| Body Diode Forward Voltage    | V <sub>SD</sub>     | SLA7042M, I <sub>OUT</sub> = -1.2 A                          | —                   | _    | 1.2   | V     |
|                               |                     | SLA7044M, I <sub>OUT</sub> = -3 A                            | _                   | _    | 1.6   | V     |
| Control Supply Voltage        | V <sub>DD</sub>     | Operating                                                    | 4.5                 | 5.0  | 5.5   | V     |
| Control Supply Current        | I <sub>DD</sub>     | Each controller, $V_{DD} = 5.5 V$                            | —                   | _    | 7.0   | mA    |
| Logic Input Voltage           | V <sub>IN(1)</sub>  |                                                              | 3.5                 | _    | _     | V     |
|                               | V <sub>IN(0)</sub>  |                                                              | _                   |      | 1.5   | V     |
| Logic Input Current           | I <sub>IN(1)</sub>  | $V_{IN(1)} = V_{DD}$                                         | —                   | _    | 1.0   | μΑ    |
|                               | I <sub>IN(0)</sub>  | $V_{IN(0)} = 0$                                              |                     |      | -1.0  | μA    |
| REF/ENABLE Input Voltage      | V <sub>REF/EN</sub> | DATA, CLOCK, STROBE, and OUT Enabled                         | 0.4                 |      | 2.5   | V     |
|                               |                     | DATA, CLOCK, STROBE, and OUT Disabled                        | V <sub>DD</sub> - 1 | _    |       | V     |
| REF/ENABLE Input Current      | I <sub>REF/EN</sub> | $0 \text{ V} \leq \text{V}_{\text{REF/EN}} \leq 5 \text{ V}$ | _                   | _    | ±1.0  | μΑ    |
| Step Reference                | SRCR                | DATA Input = 000X                                            | _                   | 0    |       | %     |
| Current Ratio                 |                     | DATA Input = 001X                                            | _                   | 20   |       | %     |
|                               |                     | DATA Input = 010X                                            |                     | 40   |       | %     |
|                               |                     | DATA Input = 011X                                            | _                   | 55.5 |       | %     |
| First Bit Entered (X) = Phase |                     | DATA Input = 100X                                            | _                   | 71.4 | _     | %     |
| Second Bit Entered = LSB      |                     | DATA Input = 101X                                            | _                   | 83   |       | %     |
| Last Bit Entered = MSB        |                     | DATA Input = 110X                                            | _                   | 91   | _     | %     |
|                               |                     | DATA Input = 111X                                            | _                   | 100  |       | %     |

NOTE: Negative current is defined as coming out of (sourcing) the specified device pin.

## TYPICAL AC CHARACTERISTICS at $T_A$ = +25°C, $V_{DD}$ = 5 V, $I_{OUT}$ = 1 A, Logic Levels are $V_{DD}$ and Ground

| PWM OFF Time                    |                 | DATA Input = 001X | 7   | μ <b>s</b>   |
|---------------------------------|-----------------|-------------------|-----|--------------|
|                                 |                 | DATA Input = 010X | 7   | μ <b>s</b>   |
|                                 |                 | DATA Input = 011X | 9   | μ <b>s</b>   |
|                                 |                 | DATA Input = 100X | 9   | μ <b>s</b>   |
|                                 |                 | DATA Input = 101X | 9   | μ <b>s</b>   |
|                                 |                 | DATA Input = 110X | 11  | μ <b>s</b>   |
|                                 |                 | DATA Input = 101X | 11  | μ <b>s</b>   |
| Output RiseTime                 | t <sub>r</sub>  | 10% to 90%        | 0.5 | μs           |
| Output Fall Time                | t <sub>f</sub>  | 90% to 10%        | 0.1 | μ <b>s</b>   |
| Strobe-to-Output Switching Time | t <sub>pd</sub> | 50% to 50%        | 0.7 | ′ μ <b>s</b> |



#### SERIAL PORT TIMING CONDITIONS

(T<sub>A</sub> = +25°C, Logic Levels are V<sub>DD</sub> and Ground)

| A. Minimum Data Active Time Before Clock Falling Edge (Data Set-Up Time) | 150 ns |
|--------------------------------------------------------------------------|--------|
| B. Minimum Data Active Time After Clock Falling Edge (Data Hold Time)    | 150 ns |
| C. Minimum Data Pulse Width                                              | 350 ns |
| D. Minimum Clock Pulse Width                                             | 350 ns |
| E. Minimum Time Between Clock and Strobe Falling Edges                   | 650 ns |
| F. Minimum Strobe Pulse Width                                            | 500 ns |

#### **APPLICATIONS INFORMATION**

The SLA7042M and SLA7044M modules integrate two CMOS controller ICs and four NMOS FETs. Each half of the device operates independently, although the CLOCK inputs may be connected together and the STROBE inputs may be connected together. Pulling  $V_{\text{REF/EN}}$  low (<2.5 V) allows the 4-bit shift registers to be serially loaded with motor phase and output currrent ratioing data.

The first bit selects the motor phase (logic high = Output A or B, logic low = Output A or B); the next three bits determine the motor current ratio (eight steps, 0% to 100%). The internal D/A converter, in conjunction with a current-sensing resistor and input reference voltage, completes the microstepping current control.

Pulling  $V_{\text{REF/EN}}$  high (within 1 V of  $V_{\text{DD}}$ ) resets the shift register and latches to turn the MOS drivers OFF and inhibits the serial DATA input.



115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000



#### **REGULATING THE PWM OUTPUT CURRENT**

The output current (and motor coil current) waveform is illustrated in Figure 1. Setting the maximum PWM current trip point to meet the specified full-step running current for the motor,  $I_{OUT}$  max (DATA input = 111X = 100% ratio), requires only a current-sensing resistor,  $R_{s}$ , and an input reference voltage,  $V_{REF/EN}$ , between 0.4 V and 2.5 V.



#### FIGURE 1. PHASE A COIL CURRENT WAVEFORM

#### SERIAL DATA INPUT ENABLE

In a minimum-component application, a voltage divider provides  $V_{\text{REF/EN}}$  and an npn transistor provides the required pull-down to enable the serial data input as shown in Figure 2.

$$\operatorname{OUT} \max \approx \frac{R_2}{R_1 + R_2} \bullet \frac{V_b}{3 \bullet R_s}$$

#### $\mu \textbf{P}$ stepper motor control

Alternative REFERENCE/ENABLE input configurations provide for more complete motor control. A tri-state logic element and a voltage divider allows a fixed reference voltage, with both output disable and data enable functions. Complete  $\mu$ P control is usually accomplished with a D/A converter as shown in Figure 3. Here, digital control provides an output disable (>V<sub>DD</sub> - 1 V), V<sub>REF</sub>, and V<sub>EN</sub> (<2.5 V).



FIGURE 2. PWM CONTROL (RUN MODE)



FIGURE 3. COMPLETE CONTROL

#### SERIAL DATA INPUT

The serial DATA input port is enabled (active low) by the REFERENCE/ENABLE input. When  $V_{\text{REF/EN}}$  is between 0.4 V and 2.5 V, information on the DATA input is read into the shift register on each high-to-low transition of the CLOCK.

There are four bits: the first bit entered controls the

motor phase — a high level-enables  $OUT_A$  or  $OUT_B$ , a low level enables  $OUT_{\overline{A}}$  or  $OUT_{\overline{B}}$ . The next three bits set the step reference voltage ratio and PWM OFF time as shown in the Characteristics Tables — the least-significant bit first and the most-significant bit last.

Data written into the serial data port is latched and becomes active on a high-to-low transition at STROBE.



#### FIGURE 4. TIMING RELATIONSHIPS



115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000



#### **REFERENCE/ENABLE INPUT**

The serial DATA input port is enabled (active low) by the REFERENCE/ENABLE input when  $V_{REF/EN}$  is between 0.4 V and 2.5 V. With  $V_{REF/EN}$  greater than  $V_{DD}$  - 1 V, the serial DATA input port is disabled, the outputs are OFF, and the controller/driver will not be affected by changes at the DATA, CLOCK, or STROBE inputs.

With V<sub>REF/EN</sub> between 0.4 V and 2.5 V, the output current limit is a linear function of V<sub>REF</sub> and the step reference current ratio.

$$I_{OUT} \approx \frac{V_{REF}}{3 \cdot R_{S}} \cdot SRCR$$

In a typical (SLA7042M) application where V<sub>DD</sub> = 5 V, a V<sub>REF/EN</sub> between 0.4 V and 2.5 V, and a maximum allowable load current of 1.2 A, the maximum value of R<sub>S</sub> is 0.69  $\Omega$  and I<sub>OUT</sub>min is 0.11 A when SRCR is 100% (DATA input = 111X).

#### POWER DISSIPATION CALCULATIONS

The SLA7042/44M normally do not require special heat sinking except under unusual circumstances (two phases operating near maximum output current and  $T_A$  >65°C). However, as with all power drivers, the basic constituents of power dissipation should be evaluated. Conduction losses (internal power dissipation) include:

- (a) FET output power dissipation  $(I_{OUT}^2 \bullet r_{DS(on)} \text{ or } I_{OUT} \bullet V_{DS(ON)})$ ,
- $\begin{array}{l} I_{OUT} \bullet V_{DS(ON)}), \\ \mbox{(b) FET body diode power dissipation (V_{SD} \bullet I_{OUT}), \ and \end{array}$
- (c) control circuit power dissipation ( $V_{DD} \bullet I_{DD}$ ).

#### PACKAGE RATINGS/DERATING FACTORS

Thermal calculations must also consider the temperature effects on the output FET ON resistance. The applicable thermal ratings for the 18-lead power-tab SIP PMCM package are:

 $R_{_{\theta JA}} = 28^{\circ}C/W$  (junction to ambient with no heat sink) or 4.5 W at +25°C and a derating factor of -36 mW/°C for operation above +25°C.

 $R_{0.IM} = 5^{\circ}C/W$  (junction to mounting surface).

## TEMPERATURE EFFECTS ON FET r<sub>DS(on)</sub>

Analyzing safe, reliable operation includes a concern for the relationship of NMOS ON resistance to junction temperature. Device package power calculations must include the increase in ON resistance (producing higher output ON voltages) caused by higher operating junction temperatures. Figure 5 provides a normalized ON resistance curve, and all thermal calculations should consider increases from the given +25°C limits, which may be caused by internal heating during normal operation.



FIGURE 5. NORMALIZED ON RESISTANCE vs TEMPERATURE

The power MOSFET outputs of these devices are similar to the International Rectifier type IRL510 (SLA7042M) and IRL520 (SLA7044M). These devices feature an excellent combination of fast switching, ruggedized device design, low on-resistance, and cost effectiveness.



The products described here are manufactured in Japan by Sanken Electric Co., Ltd. for sale by Allegro MicroSystems, Inc.

Sanken Electric Co., Ltd. and Allegro MicroSystems, Inc. reserve the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the design of their products.

The information included herein is believed to be accurate and reliable. However, Sanken Electric Co., Ltd. and Allegro MicroSystems, Inc. assume no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.

Dwg. MK-002-18 mm

NOTES: 1. Exact body and lead configuration at vendor's option within limits shown.

2. Recommended mounting hardware torque: 4.34 - 5.79 lbf•ft (6 - 8 kgf•cm or 0.588 - 0.784 Nm).

3. The shaded area is exposed (electrically isolated) heat spreader. 4. Recommend use of metal-oxide-filled, alkyl-degenerated oil base, silicone grease (Dow Corning 340 or equivalent).



115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000

